# 12.48 uW low power consumption ultra-wide bandwidth low noise amplifier for ultra wideband wireless communication using diode connected transistor

Abeer Elsayed<sup>1</sup>, Mostafa Mekky<sup>2</sup>

<sup>1</sup>(Electrical Engineering Department, Faculty of Engineering/Assiut University, Egypt) <sup>2</sup>(Electrical Engineering Department, Faculty of Engineering/Assiut University, Egypt)

**Abstract:** This paper presents the design and simulation of single stage common source low noise amplifier using diode connected load technique. The amplifier designed and simulated using 130 nm CMOS technology. The amplifier circuitry provides 50.33 GHz bandwidth with power gain of 15 dB. Output noise reduced to 138.2  $uV_{rms}$  as using diode connected load technique and the circuitry gives noise figure of 0.9 dB and input referred third order intercept point of 34.66 mdB. The proposed LNA dissipates very low power reached to 12.48 uW using power supply of 1.2 V.

**Background**: Low noise amplifier is considered the most important part in radio receiver, it is responsible for amplifying and boosting the received signal at a certain level above noise floor and as a result it can be used in different applications. The design of low noise amplifier is a difficult emission as there is trade of between its parameters to give the suitable performance. There are different parameters determine the quality of LNA such as noise figure, gain, bandwidth, linearity and power dissipation. In this proposed study the diode connected transistor which act as a load improves a lot in these parameters, and finally we will get low noise amplifier with wide bandwidth, high gain, good linearity, low noise figure and low power dissipation.

**Materials and Methods:** In this proposed study two low noise amplifier circuitry are simulated, one of them is the traditional low noise amplifier circuitry which is the circuit we start from, and the other circuit is the proposed low noise amplifier. The traditional LNA circuit uses stagger tuning technique consists of two common source stages to improve the performance of the low noise amplifier. The drawback of this traditional circuit is using very high (MIM) coupling capacitors in the input and output and this will increase the parasitic capacitance of the circuit and so the bandwidth will be reduced also the noise figure will be increased. In the proposed low noise amplifier circuitry the parameters of LNA is improved by using diode connected load technique without affecting on the bandwidth or the output noise of amplifier. The two circuitries will be simulated and the advantage of the proposed diode connected load technique will be discussed.

**Results**: The performance parameters of the proposed LNA circuitry is simulated, the noise figure parameter is simulated, bandwidth and amplifier gain are simulated. The linearity of the circuit has been also simulated and the power consumption of the circuit is calculated. The layout of the proposed LNA is introduced.

**Conclusion:** The performance parameters of the low noise amplifier are improved a lot by using diode connected load technique to get a low noise amplifier suitable for ultra-wide-band wireless communication.

*Key Word*: Low noise amplifier (LNA); ultra-wide-band (UWB); Noise figure (NF); Diode connected transistor.

Date of Submission: 20-07-2021Date of Acceptance: 04-08-2021

# I. Introduction

Nowadays, the design of low noise amplifier with low dissipated power, low noise figure and ultra wide band has a great attention, especially as the great applications which required low dissipated power and wide bandwidth low noise amplifiers in its operations such as high speed wireless communications<sup>1</sup>. Ultra wide band systems (UWB) are operating at frequency ranging from 3.1 GHz- 10.6 GHz<sup>2</sup>. As, low noise amplifier is considered the most challenging building block in UWB systems, so the development of its performance is considered an important target. There are many parameters that describe the LNA performance<sup>3</sup>, the low noise figure (NF), low dissipated power and wide band width with a good linearity are the most important parameters in developing LNA operation. So, the design of LNA involves tradeoffs between its parameters such as noise figure (NF), dissipated power, gain and linearity<sup>4</sup>. Great efforts have been done to satisfy these goals to design a LNA with good performance. There are many LNA design technique have been listed to achieve these goals. One of these techniques which use stagger tuning technique consists of two stacked common source stages with different resonance frequencies<sup>5</sup> to achieve a bandwidth ranging from 2.6 GHz to 9.2 GHz and noise figure of

3.5 dB. Another technique<sup>6</sup> that designs low noise amplifier using two common source and shunt feedback stages to provide a bandwidth ranging from 1.85 GHz to 10.2 GHz and noise figure of 4.5 dB. In this paper a very low dissipated power, low noise figure, high linearity and wide bandwidth low noise amplifier is proposed and designed in 130 nmCMOS technology, which consists of single stage common source using diode connected load technique, to satisfy the requirements of the ultra-wide band (UWB) systems in the noise, dissipated power and bandwidth. The design parameters and simulation results of the proposed LNA are presented.

## II. Low noise amplifier overview in UWB systems

The functional block diagram of ultra-wideband receiver is shown in Fig. 1. The main building block in the UWB receiver is LNA, by improving LNA performance so, the UWB system operating well. The ultra-wideband signal can be transmitted over very wide bandwidth. Ultra-wideband system is capable of transmitting and receiving wireless signals at very high rate and consuming a very small amount of power. There are many applications of UWB not only wireless communication but also imaging and radar applications.

As shown in Fig. 1, the block diagram of UWB receiver which receives a very low value of emission power from UWB transmitter in order to prevent interfacing with other wireless devices which operating at lower wireless standards. The design of LNA for UWB applications differs from those of narrowband wireless systems. in this paper the design of low noise amplifier with ultra bandwidth, low noise figure, good linearity and very small power dissipation is provided.



Fig. 1: Ultra-Wideband Receiver (UWB)

# III. The proposed low noise amplifier circuitry

In this section the traditional low noise amplifier and proposed low noise amplifier will be discussed in details and a comparison between these configurations will be presented. The advantage of the proposed diode connected load technique in noise reduction and return loss will be discussed with results.

## Traditional LNA circuitry design using stagger tuning two common source stages

The traditional low noise amplifier circuit diagram that uses a technique of stagger tuning<sup>5</sup> is shown in Fig.2. The amplifier circuitry consists of two common source cascaded stages. The first stage of the two cascaded stages is used to dominate noise performance of the LNA amplifier and the second stage is used to optimize linearity performance of the amplifier. The traditional LNA circuitry as shown consists of source inductor Ls which used to generate real part for input impedance matching. The other circuit components  $L_{a}$ ,  $L_{3}$ ,  $L_4$ ,  $C_3$ , and  $C_4$  are used for matching network at the input.  $M_3$  is the output transistor works as a buffer for output measurement. The resistor R is used to provide bias voltage for the transistor  $M_2$ . The power saving of this traditional LNA circuit is demonstrated by by stacking the second stage on top of first stage<sup>7</sup>. Capacitors  $C_1$  and C2 are used for coupling purposes, as capacitor C1 for coupling between the two stages and C2 works as AC ground at the source of M<sub>2</sub>. In this technique the values of C<sub>1</sub> and C<sub>2</sub> must be very high to provide better coupling. The problem in this design technique using two common source stages that the two coupling capacitor  $C_1$  and  $C_2$  are Metal-Insulator-Metal (MIM) capacitors and their values are very high, because large MIM capacitors will suffer from parasitic capacitance between bottom plate of the capacitor and ground, this will reduce circuit gain, affect bandwidth and increases output noise of LNA. Besides the problem of parasitic capacitances of coupling capacitors, this traditional circuit uses six inductors and 4 capacitors for its operation, this will increase the power consumption of the LNA.

In the following section the proposed UWB, low noise figure and low power dissipation LNA is presented. Which solve the problem of coupling capacitors, bandwidth reduction and output noise, by replacing the common source transistor  $M_2$  in the traditional LNA with diode connected transistor  $M_D$  in parallel with  $M_1$  in the proposed LNA.



Fig.2. Traditional LNA circuitry design using stagger tuning two common source stages<sup>5</sup>

## Circuitry diagram of the proposed LNA using Diode connected load

The circuit diagram of the proposed low noise figure, low power dissipation and wide bandwidth LNA uses diode connected load technique and single common source stage is shown in Fig. 3. As shown the circuit consists of one common source stage, C and  $L_1$  are used for impedance matching at the input. To show the effect of this proposed technique, some results are obtained for LNA about output noise, power dissipated, noise figure (NF), input reffered third order intercept point (IIP<sub>3</sub>), bandwidth and gain. The simulation results of the proposed LNA circuitry shows the effect of diode connected load transistor (M<sub>D</sub>) on the amplifier performance.



Fig.3. The proposed LNA using diode connected load technique

# IV. Result

A performance comparison has been made between the traditional LNA and the proposed LNA as shown in Table no1. As expected the proposed LNA has performance parameters better than the traditional LNA. The proposed LNA has bandwidth of (50.33 GHz) higher than the traditional LNA using two common source stages, because of the elimination of large coupling capacitors and the elimination of other components. The output noise of the proposed LNA is reduced to 138.2 uV<sub>rms</sub> because of the diode connected load technique

and so noise figure is reduced to 0.9 dB. Also, the dissipated power of the proposed LNA reached to 12.48 uW which compared with traditional LNA which has dissipated power of 15.04 mW. It is clear now from the comparison the effect of using diode connected load technique in output noise. To Illustrate this effect by demonstrating noise modeling of the proposed LNA as follow and calculate noise components for the circuit, from these noise components the effect of diode connected load technique will appear.

| Table no 1. Parameters comparison between the traditional LNA and the | the proposed LNA | using diode connected |
|-----------------------------------------------------------------------|------------------|-----------------------|
|-----------------------------------------------------------------------|------------------|-----------------------|

| load.             |                        |                         |  |
|-------------------|------------------------|-------------------------|--|
| Parameter         | Traditional LNA        | Proposed LNA            |  |
| Technology        | 130 nm CMOS technology | 130 nm CMOS technology  |  |
| Power supply      | 3.2 V                  | 1.2 V                   |  |
| Bandwidth         | 6.57 GHz               | 50.33 GHz               |  |
| Gain              | 5 dB                   | 15 dB                   |  |
| Output noise      | 2.26 mV <sub>rms</sub> | 138.2 uV <sub>rms</sub> |  |
| Dissipated power  | 15.04 mW               | 12.48 uW                |  |
| Noise figure (NF) | 7 dB                   | 0.9 dB                  |  |

#### Noise modeling of the proposed LNA

As known the equivalent small signal model of diode connected transistor is very small resistance  $(1/g_{mD})$ . The transistor generate maximum output noise when it sees only its own output impedance as a load and noise current of the MOS transistor decreases if the transconductance drops. A small transconductance  $g_{m1}$  can be occurred As  $M_D$  is connected in parallel with the output transistor  $M_1$ , and this will decrease  $M_1$  noise and the total output noise of the circuit as well.

This noise performance can be proved mathematically for the proposed LNA as follow, firstly, by using the small signal model of the proposed LNA circuit and calculate the total output noise before using diode connected transistor  $M_D$  as shown in Fig.5.

Figure 5 shows the small signal model for single stage common source LNA before adding  $M_D$  as shown the output noise has two components, first component of noise  $(V_{n,out1})$  is due to transistor  $M_1$  and its value can be calculated as follow:

$$V_{n,out1} (1-g_{m1}Z_{out}) = (I_{n,M1})Z_{out}$$
(3)

$$Z_{\text{out}} = \mathbf{r}_{\text{dsl}} // X_{\text{L2}}$$
(4)

The second noise component is due to resistor R and its value can be calculated as follow:

$$V_{gs1} = V_{g1} - V_{s1} = I_{n,R} R - V_{n,out2}$$
(5)

$$V_{n,out2=}g_{m1}V_{gs1}Z_{out} = g_{m1}Z_{out}(I_{n,R}R - V_{n,out2})$$

$$V_{n,out2=}g_{m1}Z_{out}(1 + g_{m1}Z_{out}) = g_{m1}Z_{out}L_{p}R$$
(6)
(7)

As shown from the previous equations that output noise components depend on the output impedance 
$$Z_{ou}$$
, if  $Z_{out}$  can be reduced then total output noise can be reduced. This will be happened by adding diode connected transistor  $M_D$ . Then by calculating the total output noise after adding diode connected transistor  $M_D$  as shown in fig.6. the first noise component is due to transistors  $M_1$  and  $M_D$  and can be calculated as follow:

$$V_{n,out1} = (I_{n,M1} + I_{n,MD} + g_{m1}v_{n,out1})Z_{out}$$
(8)

The second noise component is due to resistor R as follow:

$$V_{n,out2}(1+g_{m1}Z_{out}) = g_{m1}Z_{out}I_{n,R}R$$
(9)

$$Z_{out} = r_{ds1} // r_{dsD} // X_{L2}$$
(10)

And as  $r_{dsD}$  is the equivalent resistance of diode connected load transistor  $(1/g_{mD})$  which is very small resistance, so the total output impedance  $Z_{out}$  of the circuit will be very small and so on the total output noise of the circuit will be reduced.







Fig.6. small signal model and equivalent noise model for the proposed LNA after adding diode connected transistor  $M_D$ 

In this paper to ensure that the proposed noise model is accurate, a comparison has been made between the simulated noise results by cadence and the calculated output noise by matlab. As shown from Table no 2 that the two results nearly equal to each other, this proves the accuracy of the proposed noise model.

 Table no 2: comparison of output noise values between cadense and the developed mathematical model using

 Matlab

| Watab           |                                              |                                           |  |
|-----------------|----------------------------------------------|-------------------------------------------|--|
| Traditional LNA | In cadense = $2.26 \text{ mV}_{\text{rms}}$  | In Matlab = $2.3 \text{ mV}_{\text{rms}}$ |  |
| Proposed LNA    | In cadense = $138.2 \text{ uV}_{\text{rms}}$ | In Matlab = $139 \text{ uV}_{\text{rms}}$ |  |

Figure 7 shows the simulation of the noise figure for the proposed LNA. The circuit gives a very low noise figure value which is 0.9 dB, this happened due to using diode connected load transistor. Diode connected transistor which connected in parallel with output transistor reduces output noise of the circuit and so the output signal to noise ratio will be increased. This increasing in output signal to noise ratio will reduces the noise figure value.



Fig. 7: Noise Figure (NF) analysis

Figure 8 shows the plotting of input referred third order intercept point (IIP3) which describes the linearity of the proposed LNA at its operating frequency range. As shown from the plotting that input referred third order intercept point (IIP3) is reached to 34.66 dBm, this means the circuit has a good linearity through the proposed frequency range of 50.33 GHz.



Figure 9 shows the simulated return loss  $S_{11}$  and  $S_{22}$  through the operating frequency range of the circuit. As shown the return loss  $S_{11}$  is below -1 dB through the operating frequency range 50.33 GHz.



Fig.9. input and output return loss  $S_{11}$  and  $S_{22}$ 

Figure 10 shows the layout of the proposed LNA, the circuit is designed in 130 nm CMOS technology. The circuit consists of two transistors, one capacitor, two inductors, and one resistor which implemented using pseudo resistor topology as shown in Fig. 11. Pseudo resistor topology is featured by high impedance. With 130 nm CMOS technology the thick-oxide PMOS transistors (PFET33) can be used to implement this pseudo resistor topology.



Fig.10. layout of proposed LNA



Fig.11. Pseudo resistor (Rp) using (PFET33) transistors that used in the proposed layout of LNA

Table no 3 summarizes the postlayout simulation of the proposed LNA. From these results it is clear that the bandwidth of the amplifier is enhanced to 50.33 GHz due to the removing of coupling capacitor. The circuit dissipate a very low power of 12.48 uW using 1.2 V power supply. The circuit provides a gain of 15 dB and small noise figure (NF) of 0.9 dB. The input referred third order intercept point (IIP3) is 34.66 dBm and return loss ( $S_{11}$ ) of -1 dB. From these results, the proposed LNA is considered a good candidate for low dissipated power and ultra wideband applications.

| Parameter                       | Result                 |
|---------------------------------|------------------------|
| Technology                      | 130 nm CMOS technology |
| Power supply (V <sub>DD</sub> ) | 1.2 V                  |
| Gain                            | 15 dB                  |
| Bandwidth                       | 50.33 GHz              |
| Noise figure (NF)               | 0.9 dB                 |
| S11                             | -1 dB                  |
| IIP3                            | 34.66 dBm              |
| Dissipated power                | 12.48 uW               |

Table no 3. Summary of the postlayout simulation results of the proposed LNA

Table no 4 provides a comparison between the proposed LNA and the recently published LNA. As shown from the comparison the proposed technique enhanced a lot in the LNA parameters NF,  $S_{11}$ , IIP3 and dissipated power. The proposed LNA has the smallest power dissipation.

| Table no 4. Table 4: | performance comparison | between the proposed LNA                                                                                        | and recently published UWB LNA |
|----------------------|------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------|
|                      | F · · · · · · F · · ·  | The second se |                                |

| Reference        | This work  | [8]/2009   | [9]/2016   | [10]/2016  | [11]/2017  | [12]/2019  | [13]/2021    |
|------------------|------------|------------|------------|------------|------------|------------|--------------|
| Technology       | 130 nm     | 130 nm     | 0.25 µm    | 90 nm      | 65 nm CMOS | 65 nm      | 180 nm RF    |
|                  | CMOS       | CMOS       | SIGe: C    | CMOS       | technology | CMOS       | CMOS process |
|                  | technology | Technology | BiCMOS     | technology | 0.         | technology | 1            |
|                  |            |            | technology |            |            |            |              |
| Power supply     | 1.2 V      | 2.4 V      |            | 1.2 V      | 1 V        | 1 V        | 1.2 V        |
| Gain             | 15 dB      | 20.4 dB    | 10.5 dB    | 20 dB      |            | 12.8 dB    | 10.8 dB      |
| Bandwidth        | 50.33 GHz  | 55-62 GHz  | 29.5 GHz   | 24-48 GHz  | 35.6 GHz   | 55-64 GHz  | 3.1-10.6 GHz |
| Noise figure     | 0.9 dB     | 8.7 dB     | 2.5-4 dB   | 3.1 dB     | 5.4-7.4 dB | 3.6 dB     | 2.5-4 dB     |
| (NF)             |            |            |            |            |            |            |              |
| S11              | -1 dB      | -10 dB     | -10 dB     | -10 dB     |            | -12 dB     | -10 dB       |
| IIP3             | 34.66 dBm  | -12 dBm    | 1.8-5.9    | -3 dBm     | -15.4 dBm  | -6 dBm     | 3.84 dBm     |
|                  |            |            | dBm        |            |            |            |              |
| Dissipated power | 12.48 uW   | 65 mW      | 24 mW      | 21.1 mW    | 19 mW      | 8.8 mW     | 6 mW         |

### V. Discussion

As shown from the obtained simulated results that the proposed LNA circuitry design using diode connected load technique has a great performance compared with the others. From theseresults the noise figure of the proposed LNA is reduced to 0.9 dB compared with the traditional which reached to 7 dB. Linearity of proposed LNA is improved a lot by using diode connected load technique as diode connected load technique gives nonlinearity in a gainst direction of the nonlinearity which exist in the circuit and so the total nonlinearity of the circuit can be removed. In the proposed LNA the input referred third order intercept point (IIP3) reached to 34.66 mdB. The proposed LNA circuit dissipates minimum amount of power reached to 12.48 uW compared with the traditional circuit which consume 15.04 mW. The proposed LNA has wide bandwidth of 50.33 GHz.

### VI. Conclusion

A single common source stage using diode connected load technique LNA is presented which suitable for low power ultra wideband applications. The circuit is designed and implemented in 130 nm CMOS technology. The reduction of the output noise is discussed due to diode connected load technique. The proposed LNA has a good parameters as low noise figure, high bandwidth, low power dissipation and high linearity. The proposed LNA improves a lot in the operation of UWB systems.

#### References

- A. S. Kushwah, and S. Katare" A Review on Wide Bandwidth Low Noise Amplifier for Modern Wireless Communication" International Research Journal of Engineering and Technology (IRJET). 2017; 4 (10): 917-920.
- [2]. Multi-band OFDM physical layer proposal, IEEE P802.15 working group for wireless personal area networks (WPANs), <u>http://grouper</u>. Ieee.org/groups/802/15/pub/2003/Ju103/03267r5p802 15 TG3a-Multi-band-OFDM-CFP-Presentation.ppt.
- [3]. M. Bansal, and Jyoti "Utilizing CMOS Low-Noise Amplifier for Bluetooth Low Energy Applications" Applications of Artificial Intelligence Techniques in Engineering. 2019: 239-251.
- [4]. Y-L. Wei, S. S. Hsu, and J-D. Jin "A Low-power low-noise amplifier for K-band applications" IEEE Microwave and Wireless Components Letters. 2009; 19 (2): 116-118.
- [5]. C-C. Wu, M-F. Chou, W-S. Wuen, and K-A. Wen "A Low Power CMOS Low Noise Amplifier for Ultra-widband Wireless Applications" IEEE International Symposium on Circuits and Systems. 2005: 5063-5066.
- [6]. J. Jung, T. Yun, J. Choi, and H. Kim "Wideband and Low Noise CMOS Amplifier for UWB Recievers" Microwave and Optical Technology Letters. 2007; 49 (4): 749-752.
- [7]. B. Razavi, RF Microelectronic. NJ, USA: Prentice-Hall PTR. 1998.
- [8]. B-J. Huang, C-H. Wang, C-C. Chen, M-F. Lei, P-C. Huang, K- Y. Lin, and H. Wang "Design and analysis for 60 GHz Low-Noise Amplifier With RF ESD Protection" IEEE Transactions on Microwave Theory and Techniques. 2009; 57 (2): 298-305.
- [9]. Z. Chen, H. Gao, D. M. W. Leenaerts, D. Milosevic, and P. G. M. Baltus "A 16-43 GHz low-noise amplifier with 2.5-4 dB noise figure" IEEE Asian Solid-State Circuits Conference (A-SSCC). 2016: 349-352.
- [10]. J. Cao, Z. Li, J. Tian, H. Liu, and Q. Li "A 24-48-GHz low power low noise amplifier using gain peaking techniques" IEEE International Conference on Microwave and Millimeter Wave Technology (ICMMT). 2016: 126-128.
- [11]. Y. Yu, H. Liu, Y. Wu, and K. Kang "A 54.4-90 GHz low-noise amplifier in 65-nm CMOS" IEEE Journal of Solid-State Circuits. 2017; 52 (11): 2892-2904.
- [12]. M. Yaghoobi, M. Yavari, M. H. Kashani, H. Ghafoorifard, and S. Mirabbasi "A 55-64-GHz low-power small-area LNA in 65-nm CMOS with 3.8-dB average NF and ~ 12.8-dB power gain" IEEE Microwave and Wireless Components Letters. 2019; vol. 29 (2): 128-130.
- [13]. B. D. Yaghouti, and J. Yavandhasani "A high linearity low power low-noise amplifier designed for ultra-wide-band receivers" Analoge Integrated Circuits and Signal Processing. 2021; 107 (1): 109-120.

Abeer Elsayed, et. al. "12.48 uW low power consumption ultra-wide bandwidth low noise amplifier for ultra wideband wireless communication using diode connected transistor." *IOSR Journal of Electrical and Electronics Engineering (IOSR-JEEE)*, 16(4), (2021): pp. 01-08.